Device Usage Page (usage_statistics_webtalk.html)

This HTML page displays the device usage statistics that will be sent to Xilinx.
To see the actual file transmitted to Xilinx, please click here.


software_version_and_target_device
date_generatedTue Mar 10 17:19:31 2015 product_versionVivado v2014.4 (64-bit)
build_version1071353 os_platformWIN64
registration_id210658864_0_0_152 tool_flowVivado
betaFALSE route_designTRUE
target_familyartix7 target_devicexc7a100t
target_packagecsg324 target_speed-1
random_id7babad8de19a50189065ad224660438a project_ida31807535e9c44aabf63748b4b8ff5ab
project_iteration0

user_environment
os_nameMicrosoft Windows 7 , 64-bit os_releaseService Pack 1 (build 7601)
cpu_nameIntel(R) Core(TM) i7-4710MQ CPU @ 2.50GHz cpu_speed2494 MHz
total_processors1 system_ram8.000 GB

vivado_usage
project_data
srcsetcount=6 constraintsetcount=1 designmode=RTL prproject=false
reconfigpartitioncount=0 reconfigmodulecount=0 hdproject=false partitioncount=0
synthesisstrategy=Vivado Synthesis Defaults implstrategy=Vivado Implementation Defaults currentsynthesisrun=synth_1 currentimplrun=impl_1
totalsynthesisruns=1 totalimplruns=1

unisim_transformation
pre_unisim_transformation
bufg=2 carry4=82 fdre=321 fdse=18
gnd=5 ibuf=1 iobuf=2 lut1=164
lut2=173 lut3=93 lut4=70 lut5=75
lut6=105 mmcme2_adv=1 muxf7=5 muxf8=2
obuf=14 vcc=5
post_unisim_transformation
bufg=2 carry4=82 fdre=321 fdse=18
gnd=5 ibuf=3 lut1=164 lut2=173
lut3=93 lut4=70 lut5=75 lut6=105
mmcme2_adv=1 muxf7=5 muxf8=2 obuf=14
obuft=2 vcc=5

placer
usage
lut=431 ff=339 bram36=0 bram18=0
ctrls=23 dsp=0 iob=17 bufg=0
global_clocks=2 pll=0 bufr=0 nets=1185
movable_instances=995 pins=5786 bogomips=0 effort=2
threads=2 placer_timing_driven=1 timing_constraints_exist=1 placer_runtime=2.411000

report_power
command_line_options
-verbose=default::[not_specified] -hier=default::power -no_propagation=default::[not_specified] -format=default::text
-file=[specified] -name=default::[not_specified] -xpe=default::[not_specified] -return_string=default::[not_specified]
-vid=default::[not_specified] -append=default::[not_specified] -l=default::[not_specified]
usage
customer=TBD customer_class=TBD flow_state=routed family=artix7
die=xc7a100tcsg324-1 package=csg324 speedgrade=-1 version=2014.4
platform=nt64 temp_grade=commercial process=typical simulation_file=None
netlist_net_matched=NA pct_clock_constrained=1.000000 pct_inputs_defined=33 user_junc_temp=26.0 (C)
ambient_temp=25.0 (C) user_effective_thetaja=4.6 airflow=250 (LFM) heatsink=medium (Medium Profile)
user_thetasa=4.6 (C/W) board_selection=medium (10"x10") board_layers=12to15 (12 to 15 Layers) user_thetajb=5.7 (C/W)
user_board_temp=25.0 (C) junction_temp=26.0 (C) input_toggle=12.500000 output_toggle=12.500000
bi-dir_toggle=12.500000 output_enable=1.000000 bidir_output_enable=1.000000 output_load=5.000000
ff_toggle=12.500000 ram_enable=50.000000 ram_write=50.000000 dsp_output_toggle=12.500000
set/reset_probability=0.000000 enable_probability=0.990000 toggle_rate=False signal_rate=False
static_prob=False read_saif=False on-chip_power=0.230058 dynamic=0.132576
effective_thetaja=4.6 thetasa=4.6 (C/W) thetajb=5.7 (C/W) off-chip_power=0.000000
clocks=0.003521 logic=0.002499 signals=0.001982 mmcm=0.123207
i/o=0.001367 devstatic=0.097482 vccint_voltage=1.000000 vccint_total_current=0.023830
vccint_dynamic_current=0.008502 vccint_static_current=0.015328 vccaux_voltage=1.800000 vccaux_total_current=0.086422
vccaux_dynamic_current=0.068254 vccaux_static_current=0.018168 vcco33_voltage=3.300000 vcco33_total_current=0.004369
vcco33_dynamic_current=0.000369 vcco33_static_current=0.004000 vcco25_voltage=2.500000 vcco25_total_current=0.000000
vcco25_dynamic_current=0.000000 vcco25_static_current=0.000000 vcco18_voltage=1.800000 vcco18_total_current=0.000000
vcco18_dynamic_current=0.000000 vcco18_static_current=0.000000 vcco15_voltage=1.500000 vcco15_total_current=0.000000
vcco15_dynamic_current=0.000000 vcco15_static_current=0.000000 vcco135_voltage=1.350000 vcco135_total_current=0.000000
vcco135_dynamic_current=0.000000 vcco135_static_current=0.000000 vcco12_voltage=1.200000 vcco12_total_current=0.000000
vcco12_dynamic_current=0.000000 vcco12_static_current=0.000000 vccaux_io_voltage=1.800000 vccaux_io_total_current=0.000000
vccaux_io_dynamic_current=0.000000 vccaux_io_static_current=0.000000 vccbram_voltage=1.000000 vccbram_total_current=0.000251
vccbram_dynamic_current=0.000000 vccbram_static_current=0.000251 mgtavcc_voltage=1.000000 mgtavcc_total_current=0.000000
mgtavcc_dynamic_current=0.000000 mgtavcc_static_current=0.000000 mgtavtt_voltage=1.200000 mgtavtt_total_current=0.000000
mgtavtt_dynamic_current=0.000000 mgtavtt_static_current=0.000000 vccadc_voltage=1.800000 vccadc_total_current=0.020000
vccadc_dynamic_current=0.000000 vccadc_static_current=0.020000 confidence_level_design_state=High confidence_level_clock_activity=High
confidence_level_io_activity=Medium confidence_level_internal_activity=Medium confidence_level_device_models=High confidence_level_overall=Medium

report_utilization
slice_logic
slice_luts_used=431 slice_luts_fixed=0 slice_luts_available=63400 slice_luts_util_percentage=0.67
lut_as_logic_used=431 lut_as_logic_fixed=0 lut_as_logic_available=63400 lut_as_logic_util_percentage=0.67
lut_as_memory_used=0 lut_as_memory_fixed=0 lut_as_memory_available=19000 lut_as_memory_util_percentage=0.00
slice_registers_used=339 slice_registers_fixed=0 slice_registers_available=126800 slice_registers_util_percentage=0.26
register_as_flip_flop_used=339 register_as_flip_flop_fixed=0 register_as_flip_flop_available=126800 register_as_flip_flop_util_percentage=0.26
register_as_latch_used=0 register_as_latch_fixed=0 register_as_latch_available=126800 register_as_latch_util_percentage=0.00
f7_muxes_used=5 f7_muxes_fixed=0 f7_muxes_available=31700 f7_muxes_util_percentage=0.01
f8_muxes_used=2 f8_muxes_fixed=0 f8_muxes_available=15850 f8_muxes_util_percentage=0.01
slice_used=181 slice_fixed=0 slice_available=15850 slice_util_percentage=1.14
slicel_used=120 slicel_fixed=0 slicem_used=61 slicem_fixed=0
lut_as_logic_used=431 lut_as_logic_fixed=0 lut_as_logic_available=63400 lut_as_logic_util_percentage=0.67
using_o5_output_only_used=0 using_o5_output_only_fixed= using_o6_output_only_used=327 using_o6_output_only_fixed=
using_o5_and_o6_used=104 using_o5_and_o6_fixed= lut_as_memory_used=0 lut_as_memory_fixed=0
lut_as_memory_available=19000 lut_as_memory_util_percentage=0.00 lut_as_distributed_ram_used=0 lut_as_distributed_ram_fixed=0
lut_as_shift_register_used=0 lut_as_shift_register_fixed=0 lut_flip_flop_pairs_used=513 lut_flip_flop_pairs_fixed=0
lut_flip_flop_pairs_available=63400 lut_flip_flop_pairs_util_percentage=0.80 fully_used_lut_ff_pairs_used=203 fully_used_lut_ff_pairs_fixed=
lut_ff_pairs_with_unused_lut_used=82 lut_ff_pairs_with_unused_lut_fixed= lut_ff_pairs_with_unused_flip_flop_used=228 lut_ff_pairs_with_unused_flip_flop_fixed=
unique_control_sets_used=23 minimum_number_of_registers_lost_to_control_set_restriction_used=69(Lost)
memory
block_ram_tile_used=0 block_ram_tile_fixed=0 block_ram_tile_available=135 block_ram_tile_util_percentage=0.00
ramb36_fifo*_used=0 ramb36_fifo*_fixed=0 ramb36_fifo*_available=135 ramb36_fifo*_util_percentage=0.00
ramb18_used=0 ramb18_fixed=0 ramb18_available=270 ramb18_util_percentage=0.00
dsp
dsps_used=0 dsps_fixed=0 dsps_available=240 dsps_util_percentage=0.00
clocking
bufgctrl_used=2 bufgctrl_fixed=0 bufgctrl_available=32 bufgctrl_util_percentage=6.25
bufio_used=0 bufio_fixed=0 bufio_available=24 bufio_util_percentage=0.00
mmcme2_adv_used=1 mmcme2_adv_fixed=0 mmcme2_adv_available=6 mmcme2_adv_util_percentage=16.66
plle2_adv_used=0 plle2_adv_fixed=0 plle2_adv_available=6 plle2_adv_util_percentage=0.00
bufmrce_used=0 bufmrce_fixed=0 bufmrce_available=12 bufmrce_util_percentage=0.00
bufhce_used=0 bufhce_fixed=0 bufhce_available=96 bufhce_util_percentage=0.00
bufr_used=0 bufr_fixed=0 bufr_available=24 bufr_util_percentage=0.00
specific_feature
bscane2_used=0 bscane2_fixed=0 bscane2_available=4 bscane2_util_percentage=0.00
capturee2_used=0 capturee2_fixed=0 capturee2_available=1 capturee2_util_percentage=0.00
dna_port_used=0 dna_port_fixed=0 dna_port_available=1 dna_port_util_percentage=0.00
efuse_usr_used=0 efuse_usr_fixed=0 efuse_usr_available=1 efuse_usr_util_percentage=0.00
frame_ecce2_used=0 frame_ecce2_fixed=0 frame_ecce2_available=1 frame_ecce2_util_percentage=0.00
icape2_used=0 icape2_fixed=0 icape2_available=2 icape2_util_percentage=0.00
pcie_2_1_used=0 pcie_2_1_fixed=0 pcie_2_1_available=1 pcie_2_1_util_percentage=0.00
startupe2_used=0 startupe2_fixed=0 startupe2_available=1 startupe2_util_percentage=0.00
xadc_used=0 xadc_fixed=0 xadc_available=1 xadc_util_percentage=0.00
primitives
fdre_used=321 fdre_functional_category=Flop & Latch lut2_used=173 lut2_functional_category=LUT
lut6_used=105 lut6_functional_category=LUT lut3_used=93 lut3_functional_category=LUT
carry4_used=82 carry4_functional_category=CarryLogic lut5_used=75 lut5_functional_category=LUT
lut4_used=70 lut4_functional_category=LUT lut1_used=19 lut1_functional_category=LUT
fdse_used=18 fdse_functional_category=Flop & Latch obuf_used=14 obuf_functional_category=IO
muxf7_used=5 muxf7_functional_category=MuxFx ibuf_used=3 ibuf_functional_category=IO
obuft_used=2 obuft_functional_category=IO muxf8_used=2 muxf8_functional_category=MuxFx
bufg_used=2 bufg_functional_category=Clock mmcme2_adv_used=1 mmcme2_adv_functional_category=Clock
io_standard
sstl15_r=0 lvttl=0 diff_sstl15=0 hstl_ii=0
hsul_12=0 diff_mobile_ddr=0 lvcmos33=1 diff_sstl18_ii=0
hstl_i=0 mobile_ddr=0 lvcmos15=0 sstl135_r=0
lvcmos18=0 lvcmos25=0 pci33_3=0 lvcmos12=0
hstl_i_18=0 diff_hsul_12=0 hstl_ii_18=0 sstl18_i=0
sstl18_ii=0 sstl15=0 sstl135=0 lvds_25=0
diff_hstl_i=0 rsds_25=0 diff_hstl_ii=0 tmds_33=0
diff_hstl_i_18=0 mini_lvds_25=0 diff_hstl_ii_18=0 ppds_25=0
diff_sstl18_i=0 diff_sstl15_r=0 diff_sstl135=0 diff_sstl135_r=0
blvds_25=0

router
usage
lut=452 ff=339 bram36=0 bram18=0
ctrls=23 dsp=0 iob=17 bufg=0
global_clocks=2 pll=0 bufr=0 nets=1185
movable_instances=995 pins=5786 bogomips=0 high_fanout_nets=0
effort=2 threads=2 router_timing_driven=1 timing_constraints_exist=1
congestion_level=0 estimated_expansions=406368 actual_expansions=486207 router_runtime=30.353000

synthesis
command_line_options
-part=xc7a100tcsg324-1 -name=default::[not_specified] -top=vga_ctrl -include_dirs=default::[not_specified]
-generic=default::[not_specified] -verilog_define=default::[not_specified] -constrset=default::[not_specified] -seu_protect=default::none
-flatten_hierarchy=default::rebuilt -gated_clock_conversion=default::off -directive=default::default -rtl=default::[not_specified]
-bufg=default::12 -fanout_limit=default::10000 -shreg_min_size=default::3 -mode=default::default
-fsm_extraction=default::auto -keep_equivalent_registers=default::[not_specified] -resource_sharing=default::auto -control_set_opt_threshold=default::auto
usage
elapsed=00:00:30s memory_peak=590.188MB memory_gain=406.574MB hls_ip=0